Espressif Systems /ESP32-C6 /SPI0 /SPI_MEM_SRAM_DRD_CMD

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as SPI_MEM_SRAM_DRD_CMD

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0SPI_MEM_CACHE_SRAM_USR_RD_CMD_VALUE0SPI_MEM_CACHE_SRAM_USR_RD_CMD_BITLEN

Description

SPI0 external RAM DDR read command control register

Fields

SPI_MEM_CACHE_SRAM_USR_RD_CMD_VALUE

For SPI0,When cache mode is enable it is the read command value of command phase for sram.

SPI_MEM_CACHE_SRAM_USR_RD_CMD_BITLEN

For SPI0,When cache mode is enable it is the length in bits of command phase for sram. The register value shall be (bit_num-1).

Links

() ()